## 0x13 - Memory and Caches

ENGR 3410: Computer Architecture

Jon Tse

Fall 2020

#### Feedback - Workload



# Feedback - Understanding



#### Feedback - Pace



#### Feedback - Tools



#### Feedback - More Time...

I wish we spent more time on...

10 responses



# Feedback - Top of Mind?

Anything else on your mind?

1 response

I'm having a lot of fun debugging the CPU

#### Final Project

• NINJAs will reduce hours, but...

You can ask a NINJA to be your "advisor!"

Reach out, they want to learn with you!

#### Review



- So far, we have three types of memory:
  - Registers/DFF (between pipeline stages)
  - Register File
  - Black box memory for loads and stores

 Today we'll investigate the internals of the memory system

#### Goals

As always, computer architects care about:
 Performance – Area – Energy – Design Two

- For memory, you can have
  - Fast but Expensive (large area)
  - Slow but Cheap

Our goal – design the best of both worlds

# Static Random Access Memory (SRAM)

- Like a register file, but:
  - Only one Port (unified read/write)
  - Many more words (greater depth)
- Different Cell Construction
  - Smaller than a D-Flip Flop
- Different Word Select Construction
  - Individual cells are weak, so we add circuitry at the perimeter to amplify during a read



#### Dynamic DRAM Cell

エーフ

- Capacitor stores bit
  - For a while
  - Must be "refreshed"
- FET controls access

- Smaller than SRAM
- Slower than SRAM



http://www.emrl.de/imagesArticles/DRAM\_Emulation\_Fig2.jpg

#### Flash Cell

- Transistor with floating gate stores bit
  - Nonvolatile!
  - Limited lifespan
- Possible to have multiple bits per cell
- Requires elevated voltage for program/erase



## **Technology Trends**

Processor-DRAM Memory Gap (latency)



## Technology Trends – Modern Story



Figure from Hennessy and Patterson's Computer Architecture: A Quantitative Approach

#### The Problem

- The Von Neumann Bottleneck "Memory Wall
  - Logic gets faster
  - Memory capacity gets larger
  - Memory speed is not keeping up with logic

How do we cope?

## Fast, Big, Cheap: Pick 3

- Design Philosophy
  - Use a hybrid approach that uses aspects of both
  - Lots of slow + cheap
  - Small amount of fast + expensive
- "Cache"
  - Make the common case fast
  - Keep frequently used things in a small amount of fast/expensive memory

#### The Solution

- By taking advantage of the principle of locality:
  - Provide as much memory as is available in the cheapest technology.
  - Provide access at the speed offered by the fastest technology.



#### SSD

- 100-1000x faster access time than HDD
- 3-8x faster read/write rate

What tasks see the biggest advantages with an SSD?



| Туре  | Regfile | Cache  | Main Memory | SSD    |
|-------|---------|--------|-------------|--------|
| Speed | < 1ns   | < 10ns | ~60ns       | 0.1 ms |
| Size  | 100B    | KB-MB  | GB          | ТВ     |

#### Cache Terminology

- Hit: Data appears in that level
  - Hit rate percent of accesses hitting in that level
  - Hit time Time to access this level
    - Hit time = Access time + Time to determine hit/miss
- Miss: Data does not appear in that level and must be fetched from lower level
  - Miss rate percent of misses at that level = (1 hit rate)
  - Miss penalty Overhead in getting data from a lower level
    - Miss penalty = Lower level access time + Replacement time + Time to deliver to processor
- Miss penalty is usually MUCH larger than the hit time

#### Cache Access Time



- Average access time
  - Access time = (hit time) + (miss penalty)x(miss rate)
  - Want low miss rate & low hit time, since miss penalty is large

- Average Memory Access Time (AMAT)
  - Apply average access time to entire hierarchy.

## **Split Caches**

- Often separate Instruction and Data Caches
  - Harvard Architecture: Split I & D
  - von Neumann Architecture: Unified

- Higher bandwidth
- Optimize to usage
- Slightly higher miss rate: each cache is smaller

# Handling A Cache Miss

- Data Miss
  - 1. Stall the pipeline (freeze following instructions)
  - 2. Instruct memory to perform a read and wait
  - 3. Return the result from memory and allow the pipeline to continue
- Instruction Miss
  - 1. Send the original PC to the memory
  - 2. Instruct memory to perform a read and wait (no write enables)
  - 3. Write the result to the appropriate cache line
  - 4. Restart the instruction



| Level       | Hit Time      | Hit Rate | Access Time |
|-------------|---------------|----------|-------------|
| L1          | 1 cycle       | 95%      |             |
| L2          | 10 cycles     | 90%      |             |
| Main Memory | 50 cycles     | 99%      |             |
| Disk        | 50,000 cycles | 100%     |             |

| Level       | Hit Time      | Hit Rate | Access Time |
|-------------|---------------|----------|-------------|
| L1          | 1 cycle       | 95%      |             |
| L2          | 10 cycles     | 90%      |             |
| Main Memory | 50 cycles     | 99%      |             |
| Disk        | 50,000 cycles | 100%     | 50,000      |

| Level       | Hit Time      | Hit Rate | Access Time            |
|-------------|---------------|----------|------------------------|
| L1          | 1 cycle       | 95%      |                        |
| L2          | 10 cycles     | 90%      |                        |
| Main Memory | 50 cycles     | 99%      | 50 + .01 * 50000 = 550 |
| Disk        | 50,000 cycles | 100%     | 50,000                 |

| Level       | Hit Time      | Hit Rate | Access Time            |
|-------------|---------------|----------|------------------------|
| L1          | 1 cycle       | 95%      |                        |
| L2          | 10 cycles     | 90%      | 10 + .1 * 550 = 65     |
| Main Memory | 50 cycles     | 99%      | 50 + .01 * 50000 = 550 |
| Disk        | 50,000 cycles | 100%     | 50,000                 |

| Level       | Hit Time      | Hit Rate | Access Time            |
|-------------|---------------|----------|------------------------|
| L1          | 1 cycle       | 95%      | 1 + .05 * 65 = 4.25    |
| L2          | 10 cycles     | 90%      | 10 + .1 * 550 = 65     |
| Main Memory | 50 cycles     | 99%      | 50 + .01 * 50000 = 550 |
| Disk        | 50,000 cycles | 100%     | 50,000                 |

#### How do we get those Hit Rates?

- There's no such thing as a free lunch
  - If access was totally random, we'd be out of luck
  - But we have knowledge a priori about programs

#### Locality

- Temporal Locality If an item has been accessed recently, it will tend to be accessed again soon
- Spatial Locality If an item has been accessed recently, nearby items will tend to be accessed soon

#### Example

```
char *index = string;
while (*index != 0) { /* C strings end in 0 */
   if (*index >= 'a' && *index <= 'z')
        *index = *index +('A' - 'a');
   index++;
}</pre>
```

• What does this code do?

• What type(s) of locality does it have?

#### **Exploiting Locality**

- Temporal locality
  - Keep more recently accessed items closer to the processor
  - When we must evict items to make room for new ones, attempt to keep more recently accessed items

- Spatial locality
  - When there is a cache miss, move blocks of multiple contiguous words into cache

## Whose Line is it, Anyway?

How do we map System Memory into Cache?



#### Design questions

Assume a fixed amount of storage for your cache design (data + metadata). Propose a cache organization, answering the following questions:

- When moving data from memory into cache, where (i.e. which cache line) do we put it?
- How do we detect whether data for a given memory address is in the cache or not?
- What happens when we run out of cache space?
- How many memory words should go into each cache block?

## Example Cache Design

- 2<sup>N</sup> Blocks of Data 2<sup>M</sup> bytes wide
- Tag indicates what is stored in each block



## Idea One: Direct Mapping

- Each address maps to a single cache line
- Lower M bits are address within a block
- Next N bits are the cache line address
- Remainder are the address Tag



#### **System Memory**







#### **System Memory**







Tag Line Block

Memory address split into Tag, Line, and Block (sizes N,M depend on sizes chosen for cache)



Line portion of address determines which cache line to use (direct mapped)



Requested data loaded from system memory into cache, tag metadata set



Entire cache block is loaded into cache when any element is read (spatial locality)



Only one possible cache line location for each memory address (direct mapping)



Cache filled (sequential accesses yield 4 misses, 4 hits)



Conflict: cache is smaller than memory, so these addresses map to the same cache lines

#### **Direct Mapping**

- Simple Control Logic
- Great Spatial Locality
- Awful Temporal Locality

When does this fail in a direct mapped cache?

```
char *image1, *image2;
int stride;
for(int i=0;i<size;i+=stride) {
   diff +=abs(image1[i] - image2[i]);
}</pre>
```

#### **Block Size Tradeoff**

- With fixed cache size, increasing Block size(M):
  - Worse Miss penalty: longer to fill block
    - Can be partially be hidden by sending the requested data first
  - Better Spatial Locality
  - Worse Temporal Locality



#### N-Way Set Associative Mapping

Like N parallel direct map caches



#### **Associative Mapping**

Can handle up to N conflicts without eviction

- Better Temporal Locality
  - Assuming good Eviction policy

- More Complicated Control Logic
  - Slower to confirm hit or miss
  - Slower to find associated cache line

### **Fully Associative Cache**

- Full Associative = 2^N Way Associative
  - Everything goes Anywhere!



#### Cache Arrangement

- Direct Mapped Memory addresses map to particular location in that cache
  - 1-Way Associative Set
- Fully Associative Data can be placed anywhere in the cache
  - 2<sup>N</sup>-Way Associative Set
- N-way Set Associative Data can be placed in a limited number of places in the cache depending upon the memory address

#### Replacement Methods

- If we need to load a new cache line, where does it go?
- Direct-mapped

Only one possible location

Set Associative

N locations possible, optimize for temporal locality?

Fully Associative

All locations possible, optimize for temporal locality?

#### What gets evicted?

- Approach #1: Random
  - Just arbitrarily pick from possible locations

- Approach #2: Least Recently Used (LRU)
  - Use temporal locality
  - Must track somehow extra bits to recent usage

In practice, Random ~12% worse than LRU

#### 3 C's of Cache Misses

#### Compulsory/Coldstart

- First access to a block basically unavoidable
- For long-running programs this is a small fraction of misses

#### Capacity

- Had been loaded, evicted by too many other accesses
- Can only be mitigated by cache size

#### Conflict

- Had been loaded, evicted by mapping conflict
- Mitigated by associativity

#### Cache Miss Comparison

• Fill in the blanks: Zero, Low, Medium, High, Same for all

|                     | Direct Mapped     | N-Way Set Associative | Fully Associative     |
|---------------------|-------------------|-----------------------|-----------------------|
| Cache Size:         | Big               | Medium                | Small                 |
| Small, Medium, Big? | (Few comparators) |                       | (lots of comparators) |
| Compulsory Miss:    |                   |                       |                       |
| Capacity Miss       |                   |                       |                       |
| Conflict Miss       |                   |                       |                       |

#### Cache Miss Comparison

• Fill in the blanks: Zero, Low, Medium, High, Same for all

|                     | Direct Mapped     | N-V | Vay Set Associative | Fι | Illy Associative      |
|---------------------|-------------------|-----|---------------------|----|-----------------------|
| Cache Size:         | Big               |     | Medium              |    | Small                 |
| Small, Medium, Big? | (Few comparators) |     |                     |    | (lots of comparators) |
| Compulsory Miss:    | Same              |     | Same                |    | Same                  |
|                     |                   |     |                     |    |                       |
| Capacity Miss       | Low               | 1   | Medium              | 7  | High                  |
| Conflict Miss       | High              | +   | Medium              |    | Zero                  |
| L                   |                   | 1   |                     | /  |                       |

Assume 4 byte direct-mapped cache (N=2, M=0)

Assume 4 byte direct-mapped cache (N=2, M=0)



Low N bits of address determine cache Line, rest is Tag (M=0 so no block address)

Assume 4 byte direct-mapped cache (N=2, M=0)



Access misses (compulsory), fills cache line 2

Assume 4 byte direct-mapped cache (N=2, M=0)



Hits in cache

Assume 4 byte direct-mapped cache (N=2, M=0)



Miss (compulsory)

Assume 4 byte direct-mapped cache (N=2, M=0)



Evicts previous data from cache

Assume 4 byte direct-mapped cache (N=2, M=0)



Miss (conflict) – this used to be in cache but was evicted

#### Cache Miss Example

• 8-word cache, 8-byte blocks. Determine types of misses (CAP, COLD, CONF).

| Byte Addr | Block Addr  | Direct Mapped      | 2-Way Assoc        | Fully Assoc        |
|-----------|-------------|--------------------|--------------------|--------------------|
| 0         | 0           | Cold               | Cold               | Cold               |
| 4         | 0           | Hit (in 0's block) | Hit (in 0's block) | Hit (in 0's block) |
| 8         | 1           | Cold               | Cold               | Cold               |
| 24        | 3           | Cold               | Cold               | Cold               |
| 56        | 7           | Cold               | Cold               | Cold               |
| 8         | 1           | Conf (w/56)        | Conf (w/56)        | Hit                |
| 24        | 3           | Hit                | Conf (w/8)         | Hit                |
| 16        | 2           | Cold               | Cold               | Cold               |
| 0         | 0           | Hit                | Hit                | Cap                |
|           | Total Miss: | 6                  | 7                  | 6                  |

#### Cache Miss Example

• 8-word cache, 8-byte blocks. Determine types of misses (CAP, COLD, CONF).

| Byte Addr | Block Addr  | Direct Mapped | 2-Way Assoc | Fully Assoc |
|-----------|-------------|---------------|-------------|-------------|
| 0         |             |               |             |             |
| 4         |             |               |             |             |
| 8         |             |               |             |             |
| 24        |             |               |             |             |
| 56        |             |               |             |             |
| 8         |             |               |             |             |
| 24        |             |               |             |             |
| 16        |             |               |             |             |
| 0         |             |               |             |             |
|           | Total Miss: |               |             |             |

#### Cache Miss Example

• 8-word cache, 8-byte blocks. Determine types of misses (CAP, COLD, CONF).

| Byte Addr | Block Addr  | Direct Mapped      | 2-Way Assoc | Fully Assoc |
|-----------|-------------|--------------------|-------------|-------------|
| 0         | 0           | Cold               |             |             |
| 4         | 0           | Hit (in 0's block) |             |             |
| 8         | 1           | Cold               |             |             |
| 24        | 3           | Cold               |             |             |
| 56        | 7           | Cold               |             |             |
| 8         | 1           | Conf (w/56)        |             |             |
| 24        | 3           | Hit                |             |             |
| 16        | 2           | Cold               |             |             |
| 0         | 0           | Hit                |             |             |
|           | Total Miss: | 6                  |             |             |

#### With Remaining Time

- Finish Cache Example (Answers Below)
- Find out what your computer's caches are
- Write your own "Pop Quiz" on Caching

- We will exchange & take quizes
  - Not graded
  - Then discuss

#### Quiz Ideas

- Describe a specific Cache:
  - How big is the tag? Where does address X map?

- Describe an access pattern:
  - Hit Rate? Average Access Time?

#### Cache Summary

- Software Developers must respect the cache!
  - Usually a good place to start optimizing
    - Especially on laptops/desktops/servers
  - Cache Line size? Page size?
- Cache design implies a usage pattern
  - Very good for instruction & stack
  - Not as good for Heap
  - Modern languages are very heapy

#### Matrix Multiplication

```
for (k = 0; k < n; k++) { for (i = 0; i < n; i++) {
    for (j = 0; j < n; j++) {
        c[k][i] = c[k][i] + a[k][j]*b[j][i];
}
}

Vs

for (k = 0; k < n; k++) { for (i = 0; i < n; i++) {
    for (j = 0; j < n; j++) {
        c[i][j] = c[i][j] + a[i][k]*b[k][j];
}
}</pre>
```

Which has better locality?



### My L1 Data Cache

|                     | Mainboard   Memory                                   | SPD Graphics Abo                         | out [ |  |  |
|---------------------|------------------------------------------------------|------------------------------------------|-------|--|--|
| 1 D-Cache —<br>Size | 32 KBytes                                            | x 4                                      |       |  |  |
|                     | 8-way set associative                                | E                                        |       |  |  |
| 1 I-Cache —         |                                                      |                                          |       |  |  |
| Size                | 32 KBytes                                            | x 4                                      |       |  |  |
| Descriptor          | 8-way set associative                                | , 64-byte line size                      |       |  |  |
| 2 Cache             |                                                      |                                          |       |  |  |
| Size                | 256 KBytes                                           | x 4                                      |       |  |  |
| Descriptor          | 8-way set associative                                | 8-way set associative, 64-byte line size |       |  |  |
| 3 Cache             |                                                      |                                          | _     |  |  |
| Size                | 8 MBytes                                             |                                          |       |  |  |
| Descriptor          | Descriptor 16-way set associative, 64-byte line size |                                          |       |  |  |
| 10                  |                                                      | 2 <sup>2</sup> /                         | =     |  |  |
| Size                |                                                      |                                          |       |  |  |
| Descriptor          |                                                      |                                          |       |  |  |
|                     |                                                      |                                          |       |  |  |

• M = ?

• N = ?

• Tag Size = ?

#### My L1 Data Cache



- M = 6 bits
  - 64-byte line size
  - 64 byte blocks
  - $-2^6 = 64$
- N = 6 bits
  - 32kByte -> 15 bits
  - 8 way -> 3 fewer bits
  - M=6 -> 6 fewer bits
- Tag Size = 52 bits
  - 64 bit address space
  - Whatever is left over

# Memory System Summary

Goal: provide the illusion of large, fast memory

Use hierarchy of memory types with complementary properties

Small/fast register file <-> huge/slow disk

Cache performance enabled by spatial and temporal locality in programs